2017
DOI: 10.1587/transinf.2017edp7039
|View full text |Cite
|
Sign up to set email alerts
|

An Analysis of Time Domain Reed Solomon Decoder with FPGA Implementation

Abstract: This paper analyzes the time domain Reed Solomon Decoder with FPGA implementation. Data throughput and area is carefully evaluated compared with typical frequency domain Reed Solomon Decoder. In this analysis, three hardware architecture to enhance the data throughput, namely, the pipelined architecture, the parallel architecture, and the truncated arrays, is evaluated, too. The evaluation reveals that the number of the consumed resources of RS (255, 239) is about 20% smaller than those of the frequency domain… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2020
2020
2021
2021

Publication Types

Select...
2

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
references
References 16 publications
0
0
0
Order By: Relevance