2013
DOI: 10.1155/2013/584341
|View full text |Cite
|
Sign up to set email alerts
|

An Inductorless Cascaded Phase-Locked Loop with Pulse Injection Locking Technique in 90nm CMOS

Abstract: An inductorless phase-locked loop with subharmonic pulse injection locking was realized (PLL area: 0.11 mm 2 ) by adopting 90 nm Si CMOS technology. The proposed circuit is configured with two cascaded PLLs; one of them is a reference PLL that generates reference signals to the other one from low-frequency external reference signals. The other is a main PLL that generates highfrequency output signals. A high-frequency half-integral subharmonic locking technique was used to decrease the phase noise characterist… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2014
2014
2017
2017

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
references
References 18 publications
0
0
0
Order By: Relevance