2023
DOI: 10.3390/mi14101953
|View full text |Cite
|
Sign up to set email alerts
|

An Investigation on the Most Likely Failure Locations in the BEoL Stack of a 20 nm Chip Due to Chip Package Interaction with the Use of Novel Semi-Elliptical Cracks

Ganglong Li,
Yidian Shi,
Andrew A. O. Tay
et al.

Abstract: The era of 20 nm integrated circuits has arrived. There exist abundant heterogeneous micro/nano structures, with thicknesses ranging from hundreds of nanometers to sub-microns in the IC back end of the line stack, which put stringent demands on the reliability of the device. In this paper, the reliability issues of a 20 nm chip due to chip–package interaction during the reflow process is studied. A representative volume element of the detailed complex BEoL structure has been analyzed to obtain mechanical prope… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2024
2024
2024
2024

Publication Types

Select...
1
1

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
references
References 18 publications
0
0
0
Order By: Relevance