2007
DOI: 10.1109/tpel.2007.900527
|View full text |Cite
|
Sign up to set email alerts
|

Characterization of $Cdv/dt$ Induced Power Loss in Synchronous Buck DC–DC Converters

Abstract: Good understanding of power loss in a high frequency synchronous buck converter is important for design optimization of both power MOSFET and circuit itself. Most of the MOSFET power losses are relatively easy to quantify. The exception is the power loss associated with Cdv/dt induced turn on of the low-side MOSFET (synchronous rectifier). This paper characterizes the Cdv/dt induced power loss in two ways. First, detailed device characterization, in-circuit testing, and modeling are used for a comparative loss… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

0
30
0

Year Published

2013
2013
2023
2023

Publication Types

Select...
5
3
1

Relationship

0
9

Authors

Journals

citations
Cited by 99 publications
(30 citation statements)
references
References 8 publications
0
30
0
Order By: Relevance
“…For high current and high frequency converter, the threshold voltage with V GS at 0 V may be too low. This is because the energy stored in the loop inductance and the dv/dt stress increase with the current [5], [17]. Although V SD is known to increase in accordance with V GS OF F [14]- [16] and consequently dead time losses are expected to increase, this work demonstrates that the application of a negative gate voltage V GS OF F in GaN FETs is more complex.…”
Section: State Of Current Research and Aim Of This Workmentioning
confidence: 90%
“…For high current and high frequency converter, the threshold voltage with V GS at 0 V may be too low. This is because the energy stored in the loop inductance and the dv/dt stress increase with the current [5], [17]. Although V SD is known to increase in accordance with V GS OF F [14]- [16] and consequently dead time losses are expected to increase, this work demonstrates that the application of a negative gate voltage V GS OF F in GaN FETs is more complex.…”
Section: State Of Current Research and Aim Of This Workmentioning
confidence: 90%
“…3 [14]- [15]. This paper focuses on the parasitic inductance at the device terminals in order to clarify the false turn on mechanism.…”
Section: Parasitic Parameter Of Power Devicesmentioning
confidence: 99%
“…If it exceeds the threshold voltage, the SyncFET that should remain in offstate will be partially or even fully turned on, which is defined as the spurious turn-on. It can incur substantial drain current, excessive switching losses, self-oscillation and even intermittent shoot-through [1], [7]- [8], which should be prevented to ensure a reliable and efficient operation of the bridge-leg configuration.…”
Section: Nomenclaturementioning
confidence: 99%