2012
DOI: 10.1166/jnn.2012.5615
|View full text |Cite
|
Sign up to set email alerts
|

Chemical-Mechanical Planarization Aided Dimple Etching for Self Alignment

Abstract: Through silicon via (TSV) technology is becoming a mainstream method of building 3-dimensional integrated circuits (3D IC). In particular, TSV Cu CMP is a critical process to remove excess Cu and makes a planar surface which requires a removal rate higher than 5 microm/min and a dishing lower than 0.3 microm. This paper focuses on the development of a new self-alignment method using dimples on the TSV Cu back surface. We tried to find an application potential of a bump-dimple structure for self alignment using… Show more

Help me understand this report

This publication either has no citations yet, or we are still processing them

Set email alert for when this publication receives citations?

See others like this or search for similar articles