Microelectronics Packaging Handbook 1997
DOI: 10.1007/978-1-4615-6037-1_2
|View full text |Cite
|
Sign up to set email alerts
|

Chip-To-Package Interconnections

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1

Citation Types

0
4
0

Year Published

1999
1999
2014
2014

Publication Types

Select...
5
2
1

Relationship

0
8

Authors

Journals

citations
Cited by 30 publications
(4 citation statements)
references
References 63 publications
0
4
0
Order By: Relevance
“…The high-performance stacked EDRAM cache prototype (Figure 8a) was built using more than 11,000 TSVs. Strata-1 and 2 emulate stacked processor and cache respectively as described in [5]. Memory functionality and strata-to-strata communication were tested using the built-in-self-test engine (BIST) on each strata.…”
Section: Hardware Resultsmentioning
confidence: 99%
See 1 more Smart Citation
“…The high-performance stacked EDRAM cache prototype (Figure 8a) was built using more than 11,000 TSVs. Strata-1 and 2 emulate stacked processor and cache respectively as described in [5]. Memory functionality and strata-to-strata communication were tested using the built-in-self-test engine (BIST) on each strata.…”
Section: Hardware Resultsmentioning
confidence: 99%
“…There are various methods for achieving the formation of the metallic protrusions that can be used for this. The well-known method of using C4 interconnects, typically used in chip packaging, is not suitable for multiple wafer stacking due to thermal budget limitations and the large size of C4s, which limits bandwidth [5]. Therefore, alternative methods have been considered, as described below.…”
Section: Metal-metal Bondingmentioning
confidence: 99%
“…Flip-chip interconnect results in very short connect length and greatly reduces interconnect inductance and resistance [1], [2]. This technology can support a large number of input/output (I/O) pins because of the small solder joint size.…”
Section: Introductionmentioning
confidence: 99%
“…The advantages of organic modules are mainly cost and matched coefficient of thermal expansion (CTE) to the card to which it ultimately must be attached. Flip-chip technology has also been known for quite a while as a packaging method with high input/output (I/O) capabilities [1]. Relatively recently, organic modules have been used for flip-chip applications.…”
Section: Introductionmentioning
confidence: 99%