2020
DOI: 10.3390/mi11100887
|View full text |Cite
|
Sign up to set email alerts
|

Circuit Simulation Considering Electrical Coupling in Monolithic 3D Logics with Junctionless FETs

Abstract: The junctionless field-effect transistor (JLFET) compact model using the model parameters extracted from the LETI-UTSOI (version 2.1) model was proposed to perform circuit simulation considering the electrical coupling between the stacked JLFETs of a monolithic 3D integrated circuit (M3DIC) composed of JLFETs (M3DIC-JLFET). We validated the model by extracting the model parameters and comparing the simulation results of the technology computer-aided design and the Synopsys HSPICE circuit simulator. The perform… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2023
2023
2023
2023

Publication Types

Select...
1

Relationship

1
0

Authors

Journals

citations
Cited by 1 publication
(1 citation statement)
references
References 29 publications
0
1
0
Order By: Relevance
“…The electrical characteristics of the top-layer transistor were changed due to electrical coupling by the bottom-layer transistors or MIVs. The electrical coupling effects of the various circuits configured with MOSFETs [35], junction-less FETs [36,37], and FBFETs [38,39] have already been investigated. In the case of the NVM-FBFET, the investigation of the electrical coupling has not been conducted yet.…”
Section: Introductionmentioning
confidence: 99%
“…The electrical characteristics of the top-layer transistor were changed due to electrical coupling by the bottom-layer transistors or MIVs. The electrical coupling effects of the various circuits configured with MOSFETs [35], junction-less FETs [36,37], and FBFETs [38,39] have already been investigated. In the case of the NVM-FBFET, the investigation of the electrical coupling has not been conducted yet.…”
Section: Introductionmentioning
confidence: 99%