2012
DOI: 10.5121/vlsic.2012.3303
|View full text |Cite
|
Sign up to set email alerts
|

Design and Performance Analysis of Hybrid Adders for High Speed Arithmetic Circuit

Abstract: Adder cells using Gate Diffusion Technique (GDI) & PTL-GDI technique are described in this paper. GDI technique allows reducing power consumption, propagation delay and low PDP (power delay product) whereas Pass Transistor Logic (PTL) reduces the count of transistors used to make different logic gates, by eliminating redundant transistors. Performance comparison with various Hybrid Adder is been presented. In this paper, we propose two new designs based on GDI & PTL techniques, which is found to be much more p… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3

Citation Types

0
3
0

Year Published

2013
2013
2024
2024

Publication Types

Select...
4
1
1

Relationship

0
6

Authors

Journals

citations
Cited by 11 publications
(3 citation statements)
references
References 14 publications
0
3
0
Order By: Relevance
“…The total number of transistor for full adder is twenty two. [5] Using this adder circuit Braun multiplier is implemented.…”
Section: Proposed Braun Multiplier Imentioning
confidence: 99%
See 2 more Smart Citations
“…The total number of transistor for full adder is twenty two. [5] Using this adder circuit Braun multiplier is implemented.…”
Section: Proposed Braun Multiplier Imentioning
confidence: 99%
“…In the below circuit worst case delay harms because of less logical transitions due to adding up of more transistors. The extra transistors increase the power expenditure of the full adder cell [5]. Using this adder Braun multiplier is implemented.…”
Section: Proposed Braun Multiplier IImentioning
confidence: 99%
See 1 more Smart Citation