2013
DOI: 10.5120/10631-5363
|View full text |Cite
|
Sign up to set email alerts
|

Design of Efficient Complementary Pass Transistor based Modified Booth Encoder Array Multiplier

Abstract: In this paper a method to build a faster array multiplier based on Radix 4 Modified Booth Encoder -which is broadly used for the signed multiplication applications-with less area and power is presented. This is achieved by optimizing the overall interconnection delay in the partial product array and by scheming the most efficient Full Adder and Booth Encoder in Complementary Pass Transistor Logic approach. The proposed array multiplier's performance in terms of delay, power and area is compared with convention… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 11 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?