2015
DOI: 10.3384/diss.diva-120626
|View full text |Cite
|
Sign up to set email alerts
|

Design of High-Speed Time-Interleaved Delta-Sigma D/A Converters

Abstract: Digital-to-analog (D/A) converters (or DACs) are one the fundamental building blocks of wireless transmitters. In order to support the increasing demand for high-data-rate communication, a large bandwidth is required from the DAC. With the advances in CMOS scaling, there is an increasing trend of moving a large part of the transceiver functionality to the digital domain in order to reduce the analog complexity and allow easy reconfiguration for multiple radio standards. ∆Σ DACs can fit very well into this tren… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2020
2020
2020
2020

Publication Types

Select...
1
1

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
(1 citation statement)
references
References 68 publications
(222 reference statements)
0
1
0
Order By: Relevance
“…4.10 the on-chip test setup is presented. First, an array of shift registers to achieve high-speed reading operation is implemented and they conform the memory block with a word length of the digital input sequence of 64-bit [79]. Thus, This results in a drop of about 15 dBc from DC, where interconnects in the layout also contribute with a faster degradation of the dynamic performance in the CS DAC.…”
Section: Testing Methodologymentioning
confidence: 99%
“…4.10 the on-chip test setup is presented. First, an array of shift registers to achieve high-speed reading operation is implemented and they conform the memory block with a word length of the digital input sequence of 64-bit [79]. Thus, This results in a drop of about 15 dBc from DC, where interconnects in the layout also contribute with a faster degradation of the dynamic performance in the CS DAC.…”
Section: Testing Methodologymentioning
confidence: 99%