1998
DOI: 10.1145/293625.293635
|View full text |Cite
|
Sign up to set email alerts
|

Eliminating false loops caused by sharing in control path

Abstract: In high-level synthesis, resource sharing may result in a circuit containing false loops that create great difficulty in timing validation during the design sign-off phase. It is hence desirable to avoid generating any false loops in a synthesized circuit. Previous work [Stok 1992;Huang et al. 1995] considered mainly data path sharing for false loop elimination. However, for a complete circuit with both data path and control path, false loops can be created due to control logic sharing. In this article, we pre… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2009
2009
2009
2009

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
(1 citation statement)
references
References 4 publications
0
1
0
Order By: Relevance
“…Compilers generate some control signals [5] on circuit synthesis, and sharing the control signals [26] may cause other problems, especially in the synthesis of parallel statements [5]. We will extend our work to schizophrenia of synthesized circuits.…”
Section: Discussionmentioning
confidence: 99%
“…Compilers generate some control signals [5] on circuit synthesis, and sharing the control signals [26] may cause other problems, especially in the synthesis of parallel statements [5]. We will extend our work to schizophrenia of synthesized circuits.…”
Section: Discussionmentioning
confidence: 99%