2020
DOI: 10.46647/ijetms.2020.v04i06.002
|View full text |Cite
|
Sign up to set email alerts
|

Energy Efficient GDI Based Full Adders For Computing Applications

Abstract: This This paper presents energy efficient GDI based 1-bit full adder cells with low power consumption and lesser delay with full swing modified basic logic gates to have reduced Power Delay Product (PDP). The various full adders are effectively realized by means of full swing OR, AND and XOR gates with the noteworthy enhancement in their performance. The simulations for the designed circuits performed in cadence virtuoso tool with 45-nm CMOS technologies at a supply voltage of 1 Volts. The proposed 1-bit adder… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 3 publications
(3 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?