Abstract:The arrangement of energy efficient low-power full adder has vital role in VLSI systems. In this paper Energy Efficient Low-power 9T full-adder is proposed. Its functioning basis of Power Delay Product (PDP), Delay, power and area is distinguished in accordance with that current 1 bit full-adder simulated by utilizing various Complementary MOS logic designs. Output provides an average minimization of 99.28% in power usage, 67.87% in area, 99.89% in delay, and 99.99% in Power-Delay Product (PDP) distinguished t… Show more
Set email alert for when this publication receives citations?
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.