2021
DOI: 10.48550/arxiv.2110.13346
|View full text |Cite
Preprint
|
Sign up to set email alerts
|

Exploring eFPGA-based Redaction for IP Protection

Abstract: Recently, eFPGA-based redaction has been proposed as a promising solution for hiding parts of a digital design from untrusted entities, where legitimate end-users can restore functionality by loading the withheld bitstream after fabrication. However, when deciding which parts of a design to redact, there are a number of practical issues that designers need to consider, including area and timing overheads, as well as security factors. Adapting an open-source FPGA fabric generation flow, we perform a case study … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 22 publications
(47 reference statements)
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?