2017 25th Telecommunication Forum (TELFOR) 2017
DOI: 10.1109/telfor.2017.8249332
|View full text |Cite
|
Sign up to set email alerts
|

Hard-decision decoding of LDPC codes under timing errors: Overview and new results

Abstract: Abstract-This paper contains a survey on iterative decoders of low-density parity-check (LDPC) codes built form unreliable logic gates. We assume that hardware unreliability comes from supply voltage reduction, which cause probabilistic gate failures, called timing errors.We are able to demonstrate robustness of simple Gallager B decoder to timing errors, when applied on codes free of small trapping sets, as well as positive effects that timing errors have on the decoding of codes with contains small trapping … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2022
2022
2022
2022

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
references
References 41 publications
0
0
0
Order By: Relevance