Proceedings IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems
DOI: 10.1109/dftvs.2000.887148
|View full text |Cite
|
Sign up to set email alerts
|

Implementation of a multiprocessor system with distributed embedded DRAM on a large area integrated circuit

Abstract: An architecture of a multiprocessor coding system suitable for large area integration has been developed. Application field is video coding according to the international standards I S 0 or similar methods. It is based on processor nodes, which consist of a 1.9 GOPS video signal processor AxPe, 4 MBit of embedded DRAM, and digital video interfaces for data input and output as well as for inter-processor communication. Four of these processor nodes can be fabricated with a single mask set on a 0.25pm CMOS circ… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...
3
2

Relationship

0
5

Authors

Journals

citations
Cited by 10 publications
references
References 7 publications
0
0
0
Order By: Relevance