This work has demonstrated a high quality HfO 2 based gate stack by depositing HfAlO x along with HfO 2 in a layered structure. In order to get multifold enhancement of the gate stack quality both Al percentage and distribution were observed by varying the HfAlO x layer thickness and it was found that < 2% Al/(Al+Hf)% incorporation can result in up to 18% reduction in average EOT along with up to 41% reduction in gate leakage current as compared to the dielectric with no Al content.
On the other hand, excess Al presence in the interfacial layer moderately increased the interface state density (D it ). When devices were stressed in the gate injection mode at a constant voltage stress, dielectrics with Al/(Hf+Al)% < 2% showed resistance to stress induced flat-band voltage shift (ΔV FB ), and stress induced leakage current (SILC). The time dependent dielectric breakdown (TDDB) characteristics showed a higher charge to breakdown and an increase in the extracted Weibull slope ( ) that further confirms an enhanced dielectric reliability for devices with < 2% Al/(Al+Hf)%.
Keywords-Equivalent oxide thickness (EOT), HfAlO x , interface state density (D it ), stress induced flat-band voltage shift (ΔVFB), stress induced leakage current (SILC), time dependent dielectric breakdown (TDDB).