“…These devices are used to store the inputs (i.e., IN 1 ,IN 2 , and C IN ), the outputs (i.e., S, C OUT ), and partial results (i.e., M 1 ,M 2 , and M 3 ) of the operation. To compute the result of the 1-bit addition, the 15 computing steps of n-IMPLY and FALSE operations reported in Figure 6b need to be executed sequentially [31]. The circuit in Figure 6a was simulated in [31] using the compact model and considering a clock frequency of 500 MHz, to estimate its performance.…”