2022
DOI: 10.35596/1729-7648-2022-20-7-36-42
|View full text |Cite
|
Sign up to set email alerts
|

Multilayer Metallization Systems of Submicron Integrated Circuits

Abstract: The creation of a multilevel system of interconnections in submicron integrated circuits makes it possible to reduce the electrical resistance of conductive tracks, parasitic capacitance between conductors, and increase the speed of microelectronic devices. It is proposed to form a transverse profile of the current-carrying tracks of a multilayer metallization system in the form of an isosceles trapezoid with angles at the lower base equal to 75–85 degrees. Etching of an aluminum-based alloy film is carried ou… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 2 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?