2008 15th IEEE International Conference on Electronics, Circuits and Systems 2008
DOI: 10.1109/icecs.2008.4674904
|View full text |Cite
|
Sign up to set email alerts
|

On-chip clock network using interconnected and coupled ring oscillators

Abstract: All synchronous systems use a clock distribution network covering a large section of the integrated circuit and handling the fastest frequencies of the device. In this work, the performance of interconnected and coupled ring oscillator arrays working as clock distribution networks is analyzed. The use of interconnected three-delay stages rings are proposed even for chip lengths from 4 to 24 mm. Typical 3.3V AMS 0.35μm CMOS N-well process parameters were used for the design and fabrication. Experimental results… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2012
2012
2013
2013

Publication Types

Select...
1
1

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
references
References 12 publications
0
0
0
Order By: Relevance