48th Midwest Symposium on Circuits and Systems, 2005. 2005
DOI: 10.1109/mwscas.2005.1594491
|View full text |Cite
|
Sign up to set email alerts
|

Optimal V/sub th/ assignment and buffer insertion for simultaneous leakage and glitch minimization though integer linear programming (ILP)

Abstract: This paper addresses the problem of minimizing both leakage and glitch power by appropriately using dual-V th and buffer insertion (for path balancing) techniques, respectively. The problem is formulated as an Integer Linear Program (ILP) with the objective of optimally assigning threshold voltage to the gates to minimize total leakage power and then inserting delay buffers at appropriate positions to minimize glitches. The ILP allows for tradeoff analysis by including constraints where user specified threshol… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2008
2008
2012
2012

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
(1 citation statement)
references
References 11 publications
0
1
0
Order By: Relevance
“…In the approach proposed by Elakkumanam et al [15], the minimization of power regarding the leakage dissipation and glitches is treated. A dual-V th technique and buffers insertion (for balanced paths) are applied.…”
Section: Introductionmentioning
confidence: 99%
“…In the approach proposed by Elakkumanam et al [15], the minimization of power regarding the leakage dissipation and glitches is treated. A dual-V th technique and buffers insertion (for balanced paths) are applied.…”
Section: Introductionmentioning
confidence: 99%