2013
DOI: 10.5120/14616-2874
|View full text |Cite
|
Sign up to set email alerts
|

Performance Analysis of Gate-All-Around Field Effect Transistor for CMOS Nanoscale Devices

Abstract: This paper explains the performance analysis of Gate-AllAround silicon nanowire with 80nm diameter field effect transistor based CMOS based device utilizing the 45-nm technology. Simulation and analysis of nanowire (NW) CMOS inverter show that there is the reduction of 70% in leakage power and delay minimization of 25% as compared with 180 nm channel length.Gate-All-Aorund (GAA) configuration provides better and low drain induced barrier lowering (DIBL) ~63.3mV/V and competent Subthresold slope ~95mV/V. GAA ac… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
1

Citation Types

0
4
0

Year Published

2017
2017
2023
2023

Publication Types

Select...
4
4

Relationship

0
8

Authors

Journals

citations
Cited by 8 publications
(4 citation statements)
references
References 18 publications
0
4
0
Order By: Relevance
“…This is made possible by the dual gate with scaled channels dimension which aid higher electron transportation near the source, this attribute enhance the driving current and gate control. Also, the higher transconductance in the double surrounding gate helps with electrostatic control in the operation [25].…”
Section: Transconductancementioning
confidence: 99%
“…This is made possible by the dual gate with scaled channels dimension which aid higher electron transportation near the source, this attribute enhance the driving current and gate control. Also, the higher transconductance in the double surrounding gate helps with electrostatic control in the operation [25].…”
Section: Transconductancementioning
confidence: 99%
“…It is also found that inner gate configurations among channel-to-drain or source-tochannel regions provide better performance instead of designing the source to drain configuration [14][15][16]. With such complancies, a perspective focuses on the novel working of different materials choices, structures, configurations, and design technology [17][18][19]. Combining the concepts of literature, in the present work, a Linearly Graded Gate metal with inner gate Nanowire FET(LG-NT-FET) with the inclusion of additions as per suggestions extracted from the literature [20,21].…”
Section: Introductionmentioning
confidence: 99%
“…The continuous scaling of GAA silicon nanowire Field Effect Transistor (FET) [1], [2] illustrates better control of short channel effect over other structures [3] due to their gate controllability, low leakage, high on-off ratio and carrier transport property [4]. For better SS and DIBL, channel length, channel width, channel height, oxide thickness can be considered as important design parameters [5], [6].…”
Section: Introductionmentioning
confidence: 99%