2023
DOI: 10.59277/rrst-ee.2023.4.19
|View full text |Cite
|
Sign up to set email alerts
|

Power Energy and Power Area Product Simulation Analysis of Master-Slave Flip-Flop

PANDIAN NAGARAJAN,
THANDAPANI KAVITHA,
NAGARAJAN ASHOK KUMAR
et al.

Abstract: Flip-flops are the fundamental building blocks of the data path structure. It is a key component of digital circuits and systems. This work offers an exclusive master-slave flip-flop topology by ensuing clocked complementary metal oxide semiconductor (C2MOS) logic, minimizing the total device count and the count of clocked devices. Reducing the number of clocked devices reduces undesirable transient activity and reduces dynamic power dissipation. C2MOS logic connects static logic design with clock signal synch… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2024
2024
2024
2024

Publication Types

Select...
2

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
references
References 21 publications
0
0
0
Order By: Relevance