2016 International Conference on ReConFigurable Computing and FPGAs (ReConFig) 2016
DOI: 10.1109/reconfig.2016.7857186
|View full text |Cite
|
Sign up to set email alerts
|

RePaBit: Automated generation of relocatable partial bitstreams for Xilinx Zynq FPGAs

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

0
9
0

Year Published

2018
2018
2021
2021

Publication Types

Select...
6
2

Relationship

0
8

Authors

Journals

citations
Cited by 15 publications
(9 citation statements)
references
References 12 publications
0
9
0
Order By: Relevance
“…In [5], the authors proposed a framework to design DPR systems from a high-level unified modeling language (UML), while in [6] the authors create a custom modeling language to convert a Vivado HLS description of a system into a DPR implementation. Several researchers have also proposed design methodologies relying on bitstreams relocation [8,11,22]. Such approaches may offer some advantages in terms of flexibility.…”
Section: Discussionmentioning
confidence: 99%
“…In [5], the authors proposed a framework to design DPR systems from a high-level unified modeling language (UML), while in [6] the authors create a custom modeling language to convert a Vivado HLS description of a system into a DPR implementation. Several researchers have also proposed design methodologies relying on bitstreams relocation [8,11,22]. Such approaches may offer some advantages in terms of flexibility.…”
Section: Discussionmentioning
confidence: 99%
“…Table 3 presents a comparison between Xilinx and Intel commercial reconfiguration flows and the main academic tools that can be used in Vivado to enhance Xilinx reconfiguration flow. Most academic tools enhance Vivado reconfiguration flow in only one facet such as relocation (e.g., RePaBit [25], Reloc [26] and the work of Oohmen et al [27]), or implementing flexible VA configuration styles (e.g., Amorphous DPR [28]). However, some of the aforementioned tools use bus macros or proxy logic to implement the interfaces; Thus, adding resource and timing overhead to the interfaces.…”
Section: A Coarse Granularitymentioning
confidence: 99%
“…Different tools have been proposed in the last years targeting the design of relocatable DPR systems [1][2][3][4][5][6][7][8][9]. The most significant ones are analyzed in this section.…”
Section: State Of the Artmentioning
confidence: 99%
“…To the best of the author's knowledge, the most comprehensible tool for implementing DPR systems under Vivado is RePaBit, developed by J. Rettkowski et al [9]. It uses both the partial reconfiguration flow (PRF) [13] and Xilinx isolation design flow (IDF) [14] to ensure isolation between the static and the reconfigurable regions.…”
Section: State Of the Artmentioning
confidence: 99%