2018 IEEE 23rd International Conference on Digital Signal Processing (DSP) 2018
DOI: 10.1109/icdsp.2018.8631639
|View full text |Cite
|
Sign up to set email alerts
|

Single-Event-Transient Resilient Memory for DSP in Space Applications

Abstract: We present a radiation-hardened-by-design (RHBD) memory design that mitigates Single-Event-Transients (SETs), Single-Event-Upsets (SEUs) and Dual-Event-Upsets (DEUs), hence significantly enhancing the reliability of digital signal processors (DSPs) for space applications. We achieve these attributes by combining a Triple-Interlocked Cell (TICE) SRAM cell array and a Triple Modular Redundancy (TMR) voter. The TICE SRAM cells therein self-correct SEUs and DEUs. The TMR voter eliminates SETs. Our proposed RHBD TI… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
0
0

Year Published

2020
2020
2023
2023

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
(1 citation statement)
references
References 17 publications
(20 reference statements)
0
0
0
Order By: Relevance
“…In the case of memory circuits, however, parity bit and checking are employed. This hardening technique involves the generation of a parity value which is then attached to the data (Lwin et al, 2019). When the data is retrieved, a checker will compare the stored parity bit to the one attached to the retrieved data and indicate whether an error has occurred.…”
Section: Related Workmentioning
confidence: 99%
“…In the case of memory circuits, however, parity bit and checking are employed. This hardening technique involves the generation of a parity value which is then attached to the data (Lwin et al, 2019). When the data is retrieved, a checker will compare the stored parity bit to the one attached to the retrieved data and indicate whether an error has occurred.…”
Section: Related Workmentioning
confidence: 99%