2024
DOI: 10.1007/978-3-031-65627-9_18
|View full text |Cite
|
Sign up to set email alerts
|

Verification Algorithms for Automated Separation Logic Verifiers

Marco Eilers,
Malte Schwerhoff,
Peter Müller

Abstract: Most automated program verifiers for separation logic use either symbolic execution or verification condition generation to extract proof obligations, which are then handed over to an SMT solver. Existing verification algorithms are designed to be sound, but differ in performance and completeness. These characteristics may also depend on the programs and properties to be verified. Consequently, developers and users of program verifiers have to select a verification algorithm carefully for their application dom… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2024
2024
2024
2024

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
references
References 53 publications
0
0
0
Order By: Relevance