2021
DOI: 10.1088/1757-899x/1084/1/012058
|View full text |Cite
|
Sign up to set email alerts
|

VLSI Implementation Of High Speed Low Power Design Using Hybrid Power Gating Technique

Abstract: Nowadays, low powerhigh speed CMOS design is one among the challenging issues. As the technology is scaling down, the static power consumption has turned into a remarkableconcern. The proposed methodology incorporates the following technique such as sleep technique, stack technique, sleepy stack technique, sleepy keeper technique, leakage control transistor technique (LECTOR) and sleepy keeper leakage control transistor technique (SK-LCT) for leakage power reduction. The proposed power gating techniquelead to … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 2 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?