An optimization algorithm for power and timing of Bipolar ECL LSIs is proposed. The power dissipation is minimized by a nonlinear programming solver under accurate timing constraints extracted f r om layout. The power and delay time of an ECL gate are c onsidered functions of its switching current which is regulated b y programming its resistors. Experimental results show signicant power reductions for circuits including a real chip without degrading the performance.
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.