Abstract-We introduce a new ternary link including a binary-The most common implementation of this protocol is the dual-rail to-ternary encoder and a ternary-to-binary decoder in voltage-mode signaling scheme with return to zero. This consists in doubling the multiple-valued logic (MVL). This link improves the transistor count number of wires to code the information as it is described by Fig. compared to existing designs and it has no DC current path. The complete link was simulated with SPICE and a 0.13pim CMOS technology. It 2 An important disadvantage of this method is that the number of additionally shows interesting advantages on power consumption for wires is very high and it makes wire routing very difficult and also global interconnects compared to full-swing signaling binary systems (up time and power consuming. to 56.4% less energy consumption). Its low propagation delay is also an Recent researches have focused on reducing the interconnect area advantage in the design of high-speed on-chip links for asynchronous as well as the pin requirements. One idea consists in increasing the systems.-data rate on a wire by having more than two logic states: this research
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.