Digitally-controlled delay lines (DCDLs) play a key role in timing distribution for trigger and data acquisition systems (TDAQ) of high energy Physics (HEP), where it is often necessary to add an open-loop fine-grained programmable phase delay to distributed clocks and/or data lines. In this work, we present the performance of DCDLs implemented according to an all-digital novel architecture. The architecture is completely technology independent, it is described by means of a hardware description language and it can be placed and routed with automatic place and route tools. Our solution is aimed at the use a synthesizable block in digital ICs or FPGAs, in fact as a proof-of-concept we implemented some prototypes in a Xilinx Kintex-7 FPGA. We discuss the measured performance of the implemented delay lines in terms of delay range, resolution and linearity. The logic utilization of the delay lines is also presented in the view of a scalable implementation.Index Terms-delay line, ASIC, FPGA.
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.