In this paper, the effect of process variation in transistors on the phase noise in a conventional CMOS Phase Frequency Detector (PFD) is investigated. When a Phase Locked Loop (PLL) is locked the logical operations of the NAND gates in a PFD can be modeled on the basis of an inverter. Hence we consider a CMOS inverter in the TSMC18RF technology and analytically derive expressions for phase noise. Based on the analytical model, the effects of process parameter variations on the PFD are verified through Monte Carlo simulations. The resulting spread obtained for a cumulative variation of the parameters was 1dBc/Hz, indicatingthat the PFD is quite robust to process parameter variations. Finally, the gates contributing to the phase noise of the PFD are identified.
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.