2011 IEEE 9th International New Circuits and Systems Conference 2011
DOI: 10.1109/newcas.2011.5981318
|View full text |Cite
|
Sign up to set email alerts
|

A 10-b 500MS/s CMOS cascaded folding A/D converter with a hybrid calibration and a prevision error correction logic

Abstract: In this paper, a 10-b 500MS/s A/D converter (ADC) with a hybrid calibration and a new error correction logic is discussed. The proposed ADC employs a single-channel cascaded folding-interpolating architecture whose folding rate (FR) is 25 and interpolation rate (IR) is 8. In order to overcome the disadvantage of offset error, at the open-loop amplifier, a hybrid self-calibration circuit is proposed. Further, a novel prevision digital error correction logic (DCL) for folding ADC is also described. The ADC proto… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2013
2013
2021
2021

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
references
References 12 publications
0
0
0
Order By: Relevance