2020 IEEE Custom Integrated Circuits Conference (CICC) 2020
DOI: 10.1109/cicc48029.2020.9075948
|View full text |Cite
|
Sign up to set email alerts
|

A 60-Gb/s PAM4 Wireline Receiver with 2-Tap Direct Decision Feedback Equalization Employing Track-and-Regenerate Slicers in 28-nm CMOS

Abstract: This article describes a 4-level pulse amplitude modulation (PAM4) receiver incorporating continuous time linear equalizers (CTLEs) and a 2-tap direct decision feedback equalizer (DFE) for applications in wireline communication. A CMOS track-and-regenerate slicer is proposed and employed in the PAM4 receiver. The proposed slicer is designed for the purposes of improving the clock-to-Q delay as well as the output signal swing. A direct DFE in a PAM4 receiver is made possible with the proposed slicer by having r… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2021
2021
2023
2023

Publication Types

Select...
3
1
1

Relationship

1
4

Authors

Journals

citations
Cited by 9 publications
(1 citation statement)
references
References 6 publications
0
1
0
Order By: Relevance
“…This article, expound upon [22], is organized as follows. Section II presents the overall PAM4 receiver architecture, where each subsection describes the circuits that serve as key building blocks in the analog front-end (AFE) and in the clock path.…”
Section: Introductionmentioning
confidence: 99%
“…This article, expound upon [22], is organized as follows. Section II presents the overall PAM4 receiver architecture, where each subsection describes the circuits that serve as key building blocks in the analog front-end (AFE) and in the clock path.…”
Section: Introductionmentioning
confidence: 99%