2022
DOI: 10.1049/ell2.12581
|View full text |Cite
|
Sign up to set email alerts
|

A dither‐less bit weight digital background calibration for bridge capacitor digital‐to‐analog converter successive approximation register analog‐to‐digital converters

Abstract: The authors present a dither-less background digital bit weights calibration method for split-capacitor digital-to-analog converter (CDAC) successive approximation register (SAR) analog-to-digital converters (ADCs) to improve non-linearities caused by capacitor mismatch and bridge-capacitor inaccuracy errors in a split-CDAC. By using a digital pseudo-random number (PN) generator and paired comparators with opposite offsets, a dither-less background calibration quickly reaches the target signal-to-noise-and-dis… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...

Relationship

0
0

Authors

Journals

citations
Cited by 0 publications
references
References 9 publications
0
0
0
Order By: Relevance

No citations

Set email alert for when this publication receives citations?