2012
DOI: 10.5573/jsts.2012.12.4.388
|View full text |Cite
|
Sign up to set email alerts
|

A Low Power Dual CDS for a Column-Parallel CMOS Image Sensor

Abstract: Abstract-In this paper, a 320 × 240 pixel, 80 frame/s CMOS image sensor with a low power dual correlated double sampling (CDS) scheme is presented. A novel 8-bit hold-and-go counter in each column is proposed to obtain 10-bit resolution. Furthermore, dual CDS and a configurable counter scheme are also discussed to realize efficient power reduction. With these techniques, the digital counter consumes at least 43% and at most 61% less power compared with the column-counters type, and the frame rate is approximat… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
4
1

Citation Types

0
7
0

Year Published

2014
2014
2024
2024

Publication Types

Select...
4
3

Relationship

2
5

Authors

Journals

citations
Cited by 10 publications
(8 citation statements)
references
References 15 publications
0
7
0
Order By: Relevance
“…In order to verify the performance of the proposed digital CDS in terms of operating speed, a few conventional CDSs are analyzed with the theory described in [ 19 ]. Figure 5 shows the timing diagram for both the conventional CDSs and the proposed digital CDS, assuming a 10-bit single-slope ADC is used.…”
Section: Correlated Double Sampling (Cds)mentioning
confidence: 99%
See 2 more Smart Citations
“…In order to verify the performance of the proposed digital CDS in terms of operating speed, a few conventional CDSs are analyzed with the theory described in [ 19 ]. Figure 5 shows the timing diagram for both the conventional CDSs and the proposed digital CDS, assuming a 10-bit single-slope ADC is used.…”
Section: Correlated Double Sampling (Cds)mentioning
confidence: 99%
“…It is very well known that it is difficult to obtain a high quality image beyond 8-bit with only an analog CDS. In order to improve the image quality of the analog CDS alone, a dual CDS (analog reset + digital pixel) shown in Figure 5 b is discussed in [ 19 ]. By the addition of only 32 clocks for the analog reset, a high quality image beyond 10-bit is obtained with the dual CDS.…”
Section: Correlated Double Sampling (Cds)mentioning
confidence: 99%
See 1 more Smart Citation
“…However, the A-CDS has a lot of circuit noises generated from device mismatch, clock feed through error, and charge injection [9]. In this paper, a hybrid correlated double sampling (H-CDS) is discussed to reduce the circuit noises.…”
Section: Hybrid Correlated Double Sampling (H-cds)mentioning
confidence: 99%
“…Thus it is hard to use SS-ADC at the high speed systems like HDTV and high resolution cameras to request a frame rate of 30 frames/s or more at a high resolution. In order to overcome the disadvantage of SS-ADC, many approaches have been reported [5][6][7][8][9]. Among them, cyclic ADC or Successive Approximation Register(SAR) ADC are well-known technique for the high frame rate CIS.…”
Section: Introductionmentioning
confidence: 99%