2018
DOI: 10.1109/jetcas.2018.2852624
|View full text |Cite
|
Sign up to set email alerts
|

A Spatial Multi-Bit Sub-1-V Time-Domain Matrix Multiplier Interface for Approximate Computing in 65-nm CMOS

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
1

Citation Types

0
4
0

Year Published

2019
2019
2022
2022

Publication Types

Select...
4
3

Relationship

0
7

Authors

Journals

citations
Cited by 12 publications
(4 citation statements)
references
References 28 publications
0
4
0
Order By: Relevance
“…Our energy metric is at 130nm, and the lowest state-of-art metric at 65nm. Assuming that the energy scales by L 2 , the scaled energy consumption approaches that of the state-of-art 2) In [23], linearity of the delay-cell is based on backbody biasing, which, is theoretically non-linear. In the proposed cell, the output-input characteristics are linear, due to the linear voltage-initialization step 3) Despite noise limitations, the number of bits that can be accommodated in the mixed-signal multiplier is higher than state-of-art.…”
Section: Multiplier Simulationmentioning
confidence: 99%
See 2 more Smart Citations
“…Our energy metric is at 130nm, and the lowest state-of-art metric at 65nm. Assuming that the energy scales by L 2 , the scaled energy consumption approaches that of the state-of-art 2) In [23], linearity of the delay-cell is based on backbody biasing, which, is theoretically non-linear. In the proposed cell, the output-input characteristics are linear, due to the linear voltage-initialization step 3) Despite noise limitations, the number of bits that can be accommodated in the mixed-signal multiplier is higher than state-of-art.…”
Section: Multiplier Simulationmentioning
confidence: 99%
“…Within the purview of time-based accumulation, pulsewidth [20], [21] and pulse-delay [18], [22], [23] are the two modulation schemes that have been demonstrated onchip. Of these, pulse-(or, event) delay is more promising for MAC applications due to (1) free addition/subtraction in case of delay, and (2) requirement of peripheral pulse re-routing circuitry requirements in the prior.…”
Section: Introductionmentioning
confidence: 99%
See 1 more Smart Citation
“…Moreover, another drawback is the excessively large increase in delay when the supply voltage (or the gate-source voltage of the current-starved transistor) becomes excessively low. Another approach [9] is based on the modulation of the transistor threshold voltage and hence, the delay is obtained by applying a small-signal analog input to the back-gate, but this solution also presents a nonlinear transcharacteristic because the threshold voltage varies with the input in a square-root fashion, and hence the delay is nonlinear. Another issue in practically all electronic circuits is the susceptibility to electromagnetic interferences (EMI).…”
Section: Introductionmentioning
confidence: 99%