2012
DOI: 10.1109/tcsii.2012.2195064
|View full text |Cite
|
Sign up to set email alerts
|

Area-Efficient Low-Noise Low-Spur Architecture for an Analog PLL Working From a Low Frequency Reference

Abstract: This brief presents an area-efficient low-noise architecture for an analog phase-locked loop (PLL) working off a low frequency reference. The architecture has been demonstrated in a 100-400-MHz PLL implemented for wireless connectivity and broadcast applications. It can easily be extended to gigahertz (GHz) operations. A low reference frequency forces a low loop bandwidth, which requires large loop filter components. The challenge is to keep the area small while meeting the jitter specs. By using a charge-pump… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2013
2013
2016
2016

Publication Types

Select...
3
2

Relationship

0
5

Authors

Journals

citations
Cited by 6 publications
references
References 4 publications
0
0
0
Order By: Relevance