We have developed a 10 GHz 32-bit delay-line memory, using a semiconductor crossbar switch and a YBa2Cu3O7- coplanar delay line. For use in the high-speed (10 GHz) cell-buffer storage of large-throughput (1 Tbit/s) asynchronous transfer mode (ATM) switching systems, this memory must be fairly reliable. To evaluate the reliability of the operation, therefore, we measured the clock-frequency and temperature margins and the temperature dependence of the bit-error rate. At 64 K, this memory has a capacity of 32 bits with a clock frequency of 9.89±0.11 GHz. In general, clock frequencies of communication systems are strictly managed so that the margins are less than 10-6. Therefore, the frequency margin of this memory (~2 × 10-2) is wide enough for use in communication systems. The temperature margin was 71.5±4.3 K at 10 GHz and 33 bits. This memory offered error-free operation (BER < 10-13) at 71.5±3.5 K. These temperature margins are wide enough to be controlled by a cryocooler. These results show that the memory offers reliability and that it can be applied to high-speed ATM cell-buffer storage.