2009 10th International Symposium on Quality Electronic Design 2009
DOI: 10.1109/isqed.2009.4810381
|View full text |Cite
|
Sign up to set email alerts
|

Calculation of stress probability for NBTI-aware timing analysis

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1
1
1

Citation Types

0
12
0

Year Published

2010
2010
2020
2020

Publication Types

Select...
4
3

Relationship

0
7

Authors

Journals

citations
Cited by 16 publications
(12 citation statements)
references
References 7 publications
0
12
0
Order By: Relevance
“…Signal probability propagation has been studied extensively in the field of power analysis [15] and NBTI-related probability propagation [16]. In this paper, a similar approach is taken in calculating the propagation of signal probabilities from the primary inputs.…”
Section: Dataset and Empirical Variablesmentioning
confidence: 99%
“…Signal probability propagation has been studied extensively in the field of power analysis [15] and NBTI-related probability propagation [16]. In this paper, a similar approach is taken in calculating the propagation of signal probabilities from the primary inputs.…”
Section: Dataset and Empirical Variablesmentioning
confidence: 99%
“…The output of the VCS-VPI program is the switching activities for all the pins on the target critical paths. Based on this switching information, equivalent stress signals [Kumar et al 2006;Stempkovsky et al 2009] are generated for each pin on the critical paths. This can be easily performed by generating a large number of patterns, representing workload, to apply to the circuit and then calculating the switching probability of the target pins.…”
Section: Apd Analysis Flowmentioning
confidence: 99%
“…However, no formal way is described to calculate them. In [16] no aging-aware gate model is proposed, but an algorithm to compute the time each individual transistor of a gate is in stress condition. It also considers signal correlation at the gate inputs.…”
Section: Gate Level Aging Analysismentioning
confidence: 99%
“…When the transistor is conducting (condition A fulfilled) it is enough to have a logic ''1'' at the source (drain) terminal, since the drain (source) terminal will be charged to the same value. Condition B is fulfilled if a conducting path exists between the supply voltage V DD and the source or drain terminal [16] of the transistor M. Hence, all PMOS transistors along the conducting path must have a logic ''0'' applied to their gate terminals as well. There might be multiple paths from V DD to the source or drain terminal of a transistor (see Fig.…”
Section: Stress Probability For Nbtimentioning
confidence: 99%