2019
DOI: 10.35940/ijrte.d4368.118419
|View full text |Cite
|
Sign up to set email alerts
|

Design of 8T CNTFET SRAM for Ultra-Low Power Microelectronic Applications

Abstract:  Abstract: At around 10nm, direct source to drain tunneling in COS-MOS technology constituting fundamental limitations that in turn hold back their suitability for modern electronic appliances chiefly as far as area, energy competency and performance. In advanced electronic appliances, memory constituents play a crucial part. Almost in every digital appliance, memory component is mostly preferred due to its unique potentiality to withhold information. Due to rapid technology advancements, architecture of SRAM… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2022
2022
2024
2024

Publication Types

Select...
2

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
references
References 12 publications
0
0
0
Order By: Relevance