2014
DOI: 10.1007/978-3-319-05960-0_31
|View full text |Cite
|
Sign up to set email alerts
|

Diffusion-Based Placement Algorithm for Reducing High Interconnect Demand in Congested Regions of FPGAs

Abstract: Abstract. An FPGA has a finite routing capacity due to which a fair number of highly dense circuits fail to map on a slightly under-resourced architecture. The high-interconnect demand in the congested regions is not met by the available resources as a result of which the circuit becomes un-routable for that particular architecture. In this paper we present a new placement approach which is based on a natural process called Diffusion. Our placer attempts to minimize the routing congestion by evenly disseminati… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2

Citation Types

0
2
0

Year Published

2015
2015
2015
2015

Publication Types

Select...
1

Relationship

1
0

Authors

Journals

citations
Cited by 1 publication
(2 citation statements)
references
References 7 publications
0
2
0
Order By: Relevance
“…In this work, we have implemented two new techniques for the better selection of CLBs, which show much better results compared to our previous fixed approach, while the results for metrics like critical delay and run-time of algorithm which were not reported in [13] are also included. Otherwise, there is no published work in FPGA domain which utilizes diffusion except [14] which utilizes diffusion based placement solution for reducing high temperature spots over an FPGA chip.…”
Section: Background and Previous Workmentioning
confidence: 99%
See 1 more Smart Citation
“…In this work, we have implemented two new techniques for the better selection of CLBs, which show much better results compared to our previous fixed approach, while the results for metrics like critical delay and run-time of algorithm which were not reported in [13] are also included. Otherwise, there is no published work in FPGA domain which utilizes diffusion except [14] which utilizes diffusion based placement solution for reducing high temperature spots over an FPGA chip.…”
Section: Background and Previous Workmentioning
confidence: 99%
“…In our earlier implementation of this algorithm [13], we used a fixed approach (discussed in Section 4.2.2), to select the congested CLBs for diffusion. In this work, we have implemented two new techniques for the better selection of CLBs, which show much better results compared to our previous fixed approach, while the results for metrics like critical delay and run-time of algorithm which were not reported in [13] are also included.…”
Section: Background and Previous Workmentioning
confidence: 99%