“…However, the nMOS in stacked configuration has a higher trigger voltage and a higher snapback holding voltage , but a lower secondary breakdown current , as compared to the single nMOS [19]. Therefore, such mixed-voltage I/O circuits with stacked nMOS often have much lower ESD levels under the positive-to-ESD stress condition, as compared to the I/O circuits with a single nMOS [19], [20].…”