2010
DOI: 10.1007/978-3-642-15234-4_13
|View full text |Cite
|
Sign up to set email alerts
|

Generating VHDL Source Code from UML Models of Embedded Systems

Abstract: Abstract. Embedded systems' complexity and amount of distinct functionalities have increased over the last years. To cope with such issues, the projects' abstraction level is being continuously raised, and, in addition, new design techniques have also been used to shorten design time. In this context, ModelDriven Engineering approaches that use UML models are interesting options to design embedded systems, aiming at code generation of software and hardware components. Source code generation from UML is already… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

0
4
0

Year Published

2012
2012
2023
2023

Publication Types

Select...
3
2
1

Relationship

0
6

Authors

Journals

citations
Cited by 7 publications
(6 citation statements)
references
References 12 publications
0
4
0
Order By: Relevance
“…The ice (14) is transferred to melting (15) where it is processed (16) to trigger (2) the creation of liquid water (9). The other transitions can be explained in a similar way.…”
Section: Flowthing Machinesmentioning
confidence: 99%
See 2 more Smart Citations
“…The ice (14) is transferred to melting (15) where it is processed (16) to trigger (2) the creation of liquid water (9). The other transitions can be explained in a similar way.…”
Section: Flowthing Machinesmentioning
confidence: 99%
“…[7] The behavior specified within UML models can be simulated to trace executed actions to enable analysis of the obtained results. Or, systems can be generated from UML models, as in the case of generation of VHDL descriptions [8][9]. The generated VHDL code is used in FPGA systems; accordingly, system behavior is described and verified before the design into real gates and wires.…”
Section: Introductionmentioning
confidence: 99%
See 1 more Smart Citation
“…In [30], an approach to automatically generate VHDL source codes from UML is presented. The GenERTiCA tool is used in this work to generate VHDL codes.…”
Section: Related Workmentioning
confidence: 99%
“…TSN-Builder: Enabling rapid customization of resource-efficient switches for time-sensitive networking [67] P4 to FPGA-A Fast Approach for Generating Efficient Network Processors [184] Generating VHDL Source Code from UML Models of Embedded System [201] Automation of Domain-specific FPGA-IP Generation and Test [202] DNNBuilder: an Automated Tool for Building High-Performance DNN Hardware Accelerators for FPGAs [203]…”
Section: Automatic Code Generationmentioning
confidence: 99%