2018
DOI: 10.1149/08611.0079ecst
|View full text |Cite
|
Sign up to set email alerts
|

(Invited) Dual-Gate and Gate-All-Around Polycrystalline Silicon Nanowires Field Effect Transistors: Simulation and Characterization

Abstract: Polycrystalline silicon nanowires (poly-SiNWs) are synthesized using sidewall spacer top-down method and classical photolithography techniques. This low-temperature (≤ 600°C) fabrication process is a low cost and fully compatible with planar complementary metal oxide semiconductor (CMOS) silicon technology. Independent biasing of each gate allows a possible threshold voltage control of the bottom gate transistors (BGT) and top gate transistors (TGT). Moreover, a new gate architecture passing from 2D to 3D, sur… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2023
2023
2023
2023

Publication Types

Select...
1

Relationship

0
1

Authors

Journals

citations
Cited by 1 publication
references
References 19 publications
0
0
0
Order By: Relevance