Proceedings of IEEE International Electron Devices Meeting
DOI: 10.1109/iedm.1993.347211
|View full text |Cite
|
Sign up to set email alerts
|

Optimization of series resistance in sub-0.2 μm SOI MOSFETs

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1

Citation Types

0
4
0

Publication Types

Select...
8

Relationship

0
8

Authors

Journals

citations
Cited by 21 publications
(4 citation statements)
references
References 5 publications
0
4
0
Order By: Relevance
“…The silicide layer used as the source/drain (S/D) contact should be thin, and its contact resistance to the strained and unstrained silicon should be very small. This holds particularly for devices fabricated on silicon-on-insulator (SOI) substrates in order to achieve low S/D series resistance [1]. As the contact area is very small and the silicide layer is very thin, the contact resistance dominates the total S/D resistance.…”
Section: Introductionmentioning
confidence: 98%
“…The silicide layer used as the source/drain (S/D) contact should be thin, and its contact resistance to the strained and unstrained silicon should be very small. This holds particularly for devices fabricated on silicon-on-insulator (SOI) substrates in order to achieve low S/D series resistance [1]. As the contact area is very small and the silicide layer is very thin, the contact resistance dominates the total S/D resistance.…”
Section: Introductionmentioning
confidence: 98%
“…However, aggressively scaled silicon body thickness for UTB MOSFETs may lead to full consumption of the Si source/drain (S/D) region during the silicidation process [4], [5]. Without proper Schottky barrier height engineering at the silicide-silicon interface, silicide contact resistance R CSD would contribute to high external series resistance R EXT and would severely degrade the drive current performance [3], [6]. A low Schottky barrier height at the silicide contact and a low R CSD are needed, and should preferably be achieved with a simple integration scheme.…”
Section: Introductionmentioning
confidence: 99%
“…The function can be calculated by integrating the inversion charge along the channel [6] or by comparing (1) with the drain current expression given in [3]. The following equation is obtained if we follow the latter method: (2) where is the front gate-source voltage, is the threshold voltage (calculated as reported in [3]), and the front and back oxide capacitance, the depletion capacitance, the silicon film thickness, the charge coupling parameter between 0741-3106/00$10.00 © 2000 IEEE the front and back gates (it depends on the operating region of the back surface [8]) and (3) is a parameter to account for the drain-induced conductivity enhancement (DICE) [3]. This effect does not allow us to use the gradual channel approximation due to the important influence of the drain potential on the current, therefore a two-dimensional (2-D) potential and charge description of the device is necessary and is accomplished using this model.…”
Section: Drain Current Modelmentioning
confidence: 99%
“…The reduction of short channel effects in deep submicrometer SOI MOSFET's has encouraged the trend toward ultrathin silicon films [2]. However, the most important drawback linked to silicon film reduction is the increase of the series resistance, mostly in fully-depleted devices.…”
Section: Introduction S Ilicon-on-insulator (Soi) Technology Has Beenmentioning
confidence: 99%