2014 2nd International Conference on Devices, Circuits and Systems (ICDCS) 2014
DOI: 10.1109/icdcsyst.2014.6926193
|View full text |Cite
|
Sign up to set email alerts
|

Residue arithmetic's using reversible logic gates

Abstract: The Residue number system (RNS) has been employed for efficient parallel carry-free arithmetic computations in DSP applications. Residue addition is the instrumental component in implementing residue converters and channels in RNS. On the other side Reversible Logic is becoming one of the potential power optimization techniques in Low Power CMOS design. In this research paper we have proposed CMOS implementation of two different reversible logic architectures for 4-bit generic

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1

Citation Types

0
2
0

Year Published

2016
2016
2019
2019

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
(2 citation statements)
references
References 20 publications
0
2
0
Order By: Relevance
“…The works are evaluated in terms of application, design abstraction level and availability of information about physical implementation. A number of works propose reversible design of ALU components including adders/subtractors, magnitude comparators, multipliers and shifters and so on [14][15][16][17]. Reversible sequential circuits and memories have also been proposed [18][19][20][21].…”
Section: Literature Reviewmentioning
confidence: 99%
See 1 more Smart Citation
“…The works are evaluated in terms of application, design abstraction level and availability of information about physical implementation. A number of works propose reversible design of ALU components including adders/subtractors, magnitude comparators, multipliers and shifters and so on [14][15][16][17]. Reversible sequential circuits and memories have also been proposed [18][19][20][21].…”
Section: Literature Reviewmentioning
confidence: 99%
“…However, QCA technology is not currently available for commercialisation. In [17], MOS transistor design of low complexity adder circuit is proposed only at schematic level.…”
Section: Basics Of Reversible Logicmentioning
confidence: 99%