The Thrity-Seventh Asilomar Conference on Signals, Systems &Amp; Computers, 2003
DOI: 10.1109/acssc.2003.1292365
|View full text |Cite
|
Sign up to set email alerts
|

Scalable FPGA architectures for LMMSE-based SIMO chip equalizer in HSDPA downlink

Abstract: Abstract-In this paper, scalable FPGA architectures for the LMMSE-based chip-level equalizer in HSDPA downlink receivers are studied. An FFT-based algorithm is applied to avoid the direct matrix inverse by utilizing the block-Toeplitz structure of the correlation matrix. A PipelinedMultiplexing-Scheduler (PMS) is designed in the front-end to achieve scalable computation of the correlation coefficients. Very efficient VLSI architectures are designed by investigating the multiple level parallelism and pipelining… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...
5

Relationship

3
2

Authors

Journals

citations
Cited by 6 publications
references
References 4 publications
0
0
0
Order By: Relevance