2011 Sixth IEEE International Symposium on Electronic Design, Test and Application 2011
DOI: 10.1109/delta.2011.23
|View full text |Cite
|
Sign up to set email alerts
|

Scheduling Tests for 3D Stacked Chips under Power Constraints

Abstract: Abstract-This paper addresses Test Application Time (TAT) reduction for core-based 3D Stacked ICs (SICs). Applying traditional test scheduling methods used for non-stacked chip testing where the same test schedule is applied both at wafer test and at final test to SICs, leads to unnecessarily high TAT. This is because the final test of 3D-SICs includes the testing of all the stacked chips. A key challenge in 3D-SIC testing is to reduce TAT by co-optimizing the wafer test and the final test while meeting power … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2012
2012
2024
2024

Publication Types

Select...
3
1
1

Relationship

0
5

Authors

Journals

citations
Cited by 5 publications
references
References 10 publications
0
0
0
Order By: Relevance