2011 17th IEEE International Symposium on Asynchronous Circuits and Systems 2011
DOI: 10.1109/async.2011.17
|View full text |Cite
|
Sign up to set email alerts
|

Variation Tolerant AFPGA Architecture

Abstract: -This paper describes the realization of an interconnect Delay Insensitive (DI) FPGA architecture with distributed asynchronous control. This architecture maintains the basic block structure of traditional FPGAs allowing the potential use of existing FPGA design tools in block design. This asynchronous FPGA architecture is mainly aimed at tolerating the unpredictable delay variations caused by process and environment variations in current and future VLSI technology nodes and also targets power supply variation… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2012
2012
2015
2015

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
references
References 25 publications
0
0
0
Order By: Relevance