2009 11th Electronics Packaging Technology Conference 2009
DOI: 10.1109/eptc.2009.5416419
|View full text |Cite
|
Sign up to set email alerts
|

Wafer dicing process optimization and characterization for C90 low-k wafer technology

Abstract: This paper presents an investigation on the effect and optimization of machining parameters for 90nm low-k wafer topside peeling improvement in mechanical dicing operation. It is part of the continuous improvement that performed based on current established dicing recipe. The resulted outcomes to achieve are cut quality improvement, dicing yield loss reduction and device reliability enhancement for low-k wafer dicing. The experimental studies were conducted under varying table speed, Z1 spindle rotation as wel… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2012
2012
2013
2013

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
(1 citation statement)
references
References 1 publication
0
1
0
Order By: Relevance
“…In this work, dicing was done using the Loadpoint Micro Ace Series 3 dicing saw machine (Shi et al, 2009). Before the dicing, the wafer surface was coated with a layer of photoresist to protect the devices from the damage and contamination of the debris generated during the dicing process.…”
Section: Dicingmentioning
confidence: 99%
“…In this work, dicing was done using the Loadpoint Micro Ace Series 3 dicing saw machine (Shi et al, 2009). Before the dicing, the wafer surface was coated with a layer of photoresist to protect the devices from the damage and contamination of the debris generated during the dicing process.…”
Section: Dicingmentioning
confidence: 99%